|
|
Publications in Math-Net.Ru |
Citations |
|
2024 |
1. |
Yu. A. Stepchenkov, Yu. G. Diachenko, N. V. Morozov, D. Yu. Stepchenkov, D. Yu. Diachenko, “Self-timed up counter implementation”, Sistemy i Sredstva Inform., 34:3 (2024), 123–135 |
2. |
Yu. A. Stepchenkov, Yu. G. Diachenko, N. V. Morozov, D. Yu. Stepchenkov, D. Yu. Diachenko, “Self-timed counter synthesis formalization”, Sistemy i Sredstva Inform., 34:2 (2024), 66–82 |
3. |
Yu. A. Stepchenkov, D. V. Hilko, Yu. G. Diachenko, N. V. Morozov, D. Yu. Stepchenkov, G. A. Orlov, “Desynchronization methodology at self-timed circuit synthesis”, Sistemy i Sredstva Inform., 34:1 (2024), 33–43 |
1
|
|
2023 |
4. |
Yu. A. Stepchenkov, D. Yu. Stepchenkov, Yu. G. Diachenko, N. V. Morozov, L. P. Plekhanov, “Replacing synchronous triggers with self-timed counterparts during circuit desynchronization”, Sistemy i Sredstva Inform., 33:4 (2023), 4–15 |
1
|
5. |
Yu. A. Stepchenkov, Yu. G. Diachenko, D. Yu. Stepchenkov, D. Yu. Diachenko, G. A. Orlov, “Multiplexed self-timed pipeline”, Sistemy i Sredstva Inform., 33:2 (2023), 4–12 |
1
|
6. |
I. A. Sokolov, Yu. A. Stepchenkov, Yu. G. Diachenko, N. V. Morozov, D. Yu. Diachenko, “Self-timed pipeline with variable stage number”, Sistemy i Sredstva Inform., 33:1 (2023), 4–13 |
1
|
|
2022 |
7. |
I. A. Sokolov, Y. A. Stepchenkov, Y. V. Rogdestvenski, Y. G. Diachenko, “Approximate evaluation of the efficiency of synchronous and self-timed methodologies in problems of designing failure-tolerant computing and control systems”, Avtomat. i Telemekh., 2022, no. 2, 122–132 ; Autom. Remote Control, 83:2 (2022), 264–272 |
9
|
8. |
I. A. Sokolov, Yu. A. Stepchenkov, Yu. G. Diachenko, Yu. V. Rogdestvenski, “Synchronous and self-timed pipeline's reliability estimation”, Inform. Primen., 16:4 (2022), 2–7 |
9. |
I. A. Sokolov, Yu. A. Stepchenkov, Yu. G. Diachenko, N. V. Morozov, D. Yu. Stepchenkov, D. Yu. Diachenko, “Self-timed pipeline's soft error tolerance analysis”, Sistemy i Sredstva Inform., 32:4 (2022), 4–13 |
1
|
10. |
Yu. A. Stepchenkov, Yu. G. Diachenko, Yu. V. Rogdestvenski, N. V. Morozov, D. Yu. Stepchenkov, D. Yu. Diachenko, “Self-timed shift register cases”, Sistemy i Sredstva Inform., 32:3 (2022), 81–91 |
|
2021 |
11. |
I. A. Sokolov, Yu. A. Stepchenkov, Yu. G. Diachenko, Yu. V. Rogdestvenski, A. N. Kamenskih, “The electronic component base of failure resilience digital circuits”, Inform. Primen., 15:4 (2021), 65–71 |
1
|
12. |
D. V. Khilko, Yu. A. Stepchenkov, Yu. I. Shikunov, Yu. G. Diachenko, G. A. Orlov, “Hardware support of fast Fourier transform optimization in a recurrent signal processor”, Sistemy i Sredstva Inform., 31:4 (2021), 71–83 |
13. |
Yu. A. Stepchenkov, N. V. Morozov, Yu. G. Diachenko, D. V. Khilko, “Recurrent signal processor hardware implementation”, Sistemy i Sredstva Inform., 31:3 (2021), 113–122 |
|
2020 |
14. |
I. A. Sokolov, Yu. A. Stepchenkov, Yu. G. Diachenko, Yu. V. Rogdestvenski, “Improvement of self-time circuit soft error tilerance”, Inform. Primen., 14:4 (2020), 63–68 |
3
|
15. |
Yu. A. Stepchenkov, N. V. Morozov, Yu. G. Diachenko, D. V. Khilko, D. Yu. Stepchenkov, “Multicore hybrid recurrent architecture expansion on FPGA”, Sistemy i Sredstva Inform., 30:4 (2020), 95–101 |
16. |
Yu. A. Stepchenkov, Yu. G. Diachenko, Yu. V. Rogdestvenski, N. V. Morozov, D. Yu. Stepchenkov, D. Yu. Diachenko, “Self-timed pipeline immunity to soft errors in its combinational part”, Sistemy i Sredstva Inform., 30:3 (2020), 49–55 |
1
|
17. |
Yu. A. Stepchenkov, Yu. G. Diachenko, Yu. V. Rogdestvenski, N. V. Morozov, D. Yu. Stepchenkov, D. Yu. Diachenko, “Self-timed combinational circuit tolerance to short-term soft errors”, Sistemy i Sredstva Inform., 30:2 (2020), 4–10 |
1
|
|
2019 |
18. |
Yu. A. Stepchenkov, Yu. G. Diachenko, Yu. V. Rogdestvenski, N. V. Morozov, D. Yu. Stepchenkov, D. Yu. Diachenko, “Indication optimization in multibit self-timed circuits”, Sistemy i Sredstva Inform., 29:4 (2019), 14–27 |
19. |
Yu. A. Stepchenkov, Yu. G. Diachenko, N. V. Morozov, D. Yu. Stepchenkov, D. Yu. Diachenko, “Sequential self-timed cell characterization”, Sistemy i Sredstva Inform., 29:3 (2019), 104–113 |
|
2016 |
20. |
Yu. A. Stepchenkov, A. N. Kamenskih, S. F. Tyurin, Y. G. Diachenko, “Fault-tolerant self-timed serial-parallel port: variants of realization”, Sistemy i Sredstva Inform., 26:3 (2016), 48–59 |
2
|
|
2015 |
21. |
D. V. Khilko, Yu. A. Stepchenkov, Yu. G. Diachenko, Yu. I. Shikunov, N. V. Morozov, “Hardware and software modeling and testing of the recurrent operational device”, Sistemy i Sredstva Inform., 25:4 (2015), 78–90 |
2
|
|
2014 |
22. |
I. Sokolov, Y. Stepchenkov, S. Bobkov, V. Zakharov, Y. Diachenko, Y. Rogdestvenski, A. Surkov, “Implementation basis of exaflops class supercomputer”, Inform. Primen., 8:1 (2014), 45–70 |
7
|
23. |
Y Stepchenkov, Y Diachenko, Y. Rogdestvenski, N. Morozov, D. Stepchenkov, A. Rogdestvenskene, A. Surkov, “Self-timed fused multiply-add unit: Practical implementation”, Sistemy i Sredstva Inform., 24:3 (2014), 63–77 |
4
|
24. |
I. Sokolov, Y. Stepchenkov, S. Bobkov, Y. Rogdestvenski, Y. Diachenko, “Fused multiply-add: Methodological aspects”, Sistemy i Sredstva Inform., 24:3 (2014), 44–62 |
|
2012 |
25. |
Yu. G. Dyachenko, N. V. Morozov, D. Yu. Stepchenkov, Yu. A. Stepchenkov, “Tools for self-timed cells characterization”, Sistemy i Sredstva Inform., 22:1 (2012), 38–48 |
|
2011 |
26. |
Yu. A. Stepchenkov, Yu. G. Diachenko, Yu. V. Rogdestvenski, N. V. Morozov, “Self-timed analysis of some types of digital device”, Sistemy i Sredstva Inform., 21:1 (2011), 74–83 |
1
|
|
2010 |
27. |
Yu. Stepchenkov, Yu. Dyachenko, Yu. Rozhdestvenski, N. Morozov, D. Stepchenkov, “Designing of the delay-independent computing device”, Sistemy i Sredstva Inform., 20:1 (2010), 5–23 |
5
|
|
2008 |
28. |
Yu. A. Stepchenkov, Yu. G. Dyachenko, Yu. V. Rozhdestvensky, N. V. Morozov, D. Yu. Stepchenkov, “Quasi self-timed realization of the device for division and square-root generation”, Sistemy i Sredstva Inform., 2008, no. 18, 234–260 |
3
|
|
2007 |
29. |
Yu. A. Stepchenkov, Yu. G. Dyachenko, V. S. Petrukhin, “Self-timed sequential circuits: Development experience and design guideline”, Sistemy i Sredstva Inform., 2007, no. 17, 503–529 |
2
|
|
Organisations |
|
|
|
|