05.13.11 (Mathematical and programme software for computers, computer systems, and networks)
Birth date:
7.07.1956
Keywords:
design technologies,
synthesis,
optimization,
finite state machines,
combinational circuits,
standard functional blocks,
structural models of FSMs,
low-power design technologies,
architectures of CPLD,
FPGA,
and SoC,
Verilog and VHDL languages,
microcontrollers,
embedded systems,
high-speed digital systems.
UDC:
004.312.4
Subject:
design technologies for integrated circuits and systems, synthesis finite state machines (FSMs), combinational circuits, standard functional blocks, structural models of FSMs, low-power design technologies, architectures of CPLD, FPGA, and SoC, Verilog and VHDL languages, microcontrollers, embedded systems, high-speed digital systems.
Biography
Valery Salauyou received the M.S. degree in applied mathematics from the Belarusian State University, Minsk, Belarus, in 1978, and Ph.D. and D.Sc. degrees in electrical engineering and computer science from the Belarusian State University Informatics and Radioelectronics, Minsk, Belarus, in 1986 and 2003, respectively.
He is a Professor of the Faculty of Computer Science, Bialystok University of Technology, Bialystok, Poland also he is Professor of the Belarusian State Academy of Communications, Minsk, Belarus. He has authored the book entitled Design of Digital Systems on Programmable Logical Devices (Hot Line – Telecom, Moscow, 2001, in russian), 10 other books, and over 200 scientific articles.
Main publications:
Solovev V.V., “Minimizatsiya konechnykh avtomatov Mili putem ispolzovaniya znachenii vykhodnykh peremennykh dlya kodirovaniya vnutrennikh sostoyanii”, Izvestiya Rossiiskoi akademii nauk. Teoriya i sistemy upravleniya, 2017, № 1, 89-97
Solovev V.V., “Proektirovanie na programmiruemykh logicheskikh integralnykh skhemakh bystrykh komparatorov bolshoi razryadnosti”, Problemy razrabotki perspektivnykh mikro- i nanoelektronnykh sistem, ò. I, IPPM RAN, M., 2016, 24-31
Salauyou V., “Synthesis of high-speed finite state machines in FPGAs by state splitting”, Proc. of the 15th IFIP TC8 International Conf. Computer Information Systems and Industrial Management, CISIM 2016, (Vilnius, Lithuania, September 14-16, 2016), Springer, 2016, 741-751
Solovev V.V., Arkhitektury PLIS firmy Xilinx: CPLD i FPGA 7-i serii, Goryachaya liniya – Telekom, M., 2016
Solovev V.V., Proektirovanie tsifrovykh sistem na osnove programmiruemykh logicheskikh integralnykh skhem, Goryachaya liniya – Telekom, M., 2001