|
A way to enhance throughput of packet switches built on the basis of integrated network processors
V. B. Egorov Institute of Informatics Problems, Federal Research Center "Computer Sciences and Control" of the Russian Academy of Sciences, 44-2 Vavilov Str., Moscow 119133, Russian Federation
Abstract:
Permanent perfection and complication of protocols related to quality of service and network security forces packet switches' creators to shift their preferences from the hardware packet forwarding to soft switching methods and, implementing these methods, to programmable devices with additional network functionality. From this standpoint, network processors represent practically ready to use inexpensive programmable switches realizing the concept of switching on shared memory. Alongside with many merits, this concept has an intrinsic throughput limitation resulting from the memory sharing itself. A subsystem for buffering network frames and packets, which could be integrated into a network processor, removes this limitation and enables the latter to implement easily a programmable switch with an essentially higher potential throughput and all merits of switching on shared memory preserved.
Keywords:
buffering, integrated network processor, packet switching, switching on shared memory.
Received: 19.06.2018
Citation:
V. B. Egorov, “A way to enhance throughput of packet switches built on the basis of integrated network processors”, Sistemy i Sredstva Inform., 29:1 (2019), 63–73
Linking options:
https://www.mathnet.ru/eng/ssi623 https://www.mathnet.ru/eng/ssi/v29/i1/p63
|
Statistics & downloads: |
Abstract page: | 142 | Full-text PDF : | 96 | References: | 19 |
|