Sistemy i Sredstva Informatiki [Systems and Means of Informatics]
RUS  ENG    JOURNALS   PEOPLE   ORGANISATIONS   CONFERENCES   SEMINARS   VIDEO LIBRARY   PACKAGE AMSBIB  
General information
Latest issue
Archive
Impact factor

Search papers
Search references

RSS
Latest issue
Current issues
Archive issues
What is RSS



Sistemy i Sredstva Inform.:
Year:
Volume:
Issue:
Page:
Find






Personal entry:
Login:
Password:
Save password
Enter
Forgotten password?
Register


Sistemy i Sredstva Informatiki [Systems and Means of Informatics], 2016, Volume 26, Issue 2, Pages 23–42
DOI: https://doi.org/10.14357/08696527160202
(Mi ssi460)
 

This article is cited in 1 scientific paper (total in 1 paper)

Self-timing analysis of electronic circuits on the lower level of hierarchy

L. P. Plekhanov

Institute of Informatics Problems, Federal Research Center "Computer Science and Control" of the Russian Academy of Sciences, 44-2 Vavilov Str., Moscow 119133, Russian Federation
Full-text PDF (279 kB) Citations (1)
References:
Abstract: Self-timed circuits (independent on element's delay) have the unique properties of a lack of competitions and safe on Out-Stack-At-Fault (OSAF). They require analysis on self-timing. In the traditional approach — analyzing of elements switching, computational complexity is so great that it does not allow analyzing the most practical circuits. The functional hierarchical method, previously proposed by the author, analyzes logic equations only at the lower level, and at the upper levels, it examines only the relationships between blocks. The suggested method makes it possible to analyze circuits of any size effectively. This article describes in detail this method at the lower level of the hierarchy.
Keywords: self-timed circuits; asynchronous circuits; self-timing analysis; hierarchical analysis.
Funding agency Grant number
Russian Academy of Sciences - Federal Agency for Scientific Organizations 0063-2015-0015 РАН 1.33П
0063-2015-0016 III.3
The research was performed under partial financial support of the Program of Fundamental Research 2016 of the Presidium of RAS (project 0063-5015-0015 RAS 1.33P) and subprogram No. 4 of the RAS Department for Nanotechnologies and Information Technologies (ONIT) for 2016 (project 0063-2015-0016 III.3).
Received: 16.03.2016
Bibliographic databases:
Document Type: Article
Language: Russian
Citation: L. P. Plekhanov, “Self-timing analysis of electronic circuits on the lower level of hierarchy”, Sistemy i Sredstva Inform., 26:2 (2016), 23–42
Citation in format AMSBIB
\Bibitem{Ple16}
\by L.~P.~Plekhanov
\paper Self-timing analysis of electronic circuits on the lower level of hierarchy
\jour Sistemy i Sredstva Inform.
\yr 2016
\vol 26
\issue 2
\pages 23--42
\mathnet{http://mi.mathnet.ru/ssi460}
\crossref{https://doi.org/10.14357/08696527160202}
\elib{https://elibrary.ru/item.asp?id=26009646}
Linking options:
  • https://www.mathnet.ru/eng/ssi460
  • https://www.mathnet.ru/eng/ssi/v26/i2/p23
  • This publication is cited in the following 1 articles:
    Citing articles in Google Scholar: Russian citations, English citations
    Related articles in Google Scholar: Russian articles, English articles
    Системы и средства информатики
    Statistics & downloads:
    Abstract page:211
    Full-text PDF :63
    References:43
     
      Contact us:
     Terms of Use  Registration to the website  Logotypes © Steklov Mathematical Institute RAS, 2024