Modelirovanie i Analiz Informatsionnykh Sistem
RUS  ENG    JOURNALS   PEOPLE   ORGANISATIONS   CONFERENCES   SEMINARS   VIDEO LIBRARY   PACKAGE AMSBIB  
General information
Latest issue
Archive
Impact factor

Search papers
Search references

RSS
Latest issue
Current issues
Archive issues
What is RSS



Model. Anal. Inform. Sist.:
Year:
Volume:
Issue:
Page:
Find






Personal entry:
Login:
Password:
Save password
Enter
Forgotten password?
Register


Modelirovanie i Analiz Informatsionnykh Sistem, 2015, Volume 22, Number 2, Pages 238–247 (Mi mais438)  

Data rate estimation for wireless core-to-cache communication in multicore CPUs

M. Komarab, V. Petrovc, K. Borunovac, D. Moltchanova, E. Koucheryavya

a Tampere University of Technology, PO Box 527, FI-33101, Korkeakoulunkatu 10, Tampere, Finland
b P. G. Demidov Yaroslavl State University, 150000, Sovetskaya str., 14, Yaroslavl, Russia
c The Bonch-Bruevich Saint-Petersburg State University of Telecommunications, 191186, nab. reki Moiki, 61, St. Petersburg, Russia
References:
Abstract: In this paper, a principal architecture of common purpose CPU and its main components are discussed, CPUs evolution is considered and drawbacks that prevent future CPU development are mentioned. Further, solutions proposed so far are addressed and a new CPU architecture is introduced. The proposed architecture is based on wireless cache access that enables a reliable interaction between cores in multicore CPUs using terahertz band, 0.1-10THz. The presented architecture addresses the scalability problem of existing processors and may potentially allow to scale them to tens of cores. As in-depth analysis of the applicability of the suggested architecture requires accurate prediction of traffic in current and next generations of processors, we consider a set of approaches for traffic estimation in modern CPUs discussing their benefits and drawbacks. The authors identify traffic measurements by using existing software tools as the most promising approach for traffic estimation, and they use Intel Performance Counter Monitor for this purpose. Three types of CPU loads are considered including two artificial tests and background system load. For each load type the amount of data transmitted through the L2-L3 interface is reported for various input parameters including the number of active cores and their dependences on the number of cores and operational frequency.
Keywords: multicore CPUs, wireless network on chip, WNoC, broadband communication systems.
Received: 15.02.2015
Bibliographic databases:
Document Type: Article
UDC: 004.272.45
Language: Russian
Citation: M. Komar, V. Petrov, K. Borunova, D. Moltchanov, E. Koucheryavy, “Data rate estimation for wireless core-to-cache communication in multicore CPUs”, Model. Anal. Inform. Sist., 22:2 (2015), 238–247
Citation in format AMSBIB
\Bibitem{KomPetBor15}
\by M.~Komar, V.~Petrov, K.~Borunova, D.~Moltchanov, E.~Koucheryavy
\paper Data rate estimation for wireless core-to-cache communication in~multicore~CPUs
\jour Model. Anal. Inform. Sist.
\yr 2015
\vol 22
\issue 2
\pages 238--247
\mathnet{http://mi.mathnet.ru/mais438}
\mathscinet{http://mathscinet.ams.org/mathscinet-getitem?mr=3417824}
\elib{https://elibrary.ru/item.asp?id=23405832}
Linking options:
  • https://www.mathnet.ru/eng/mais438
  • https://www.mathnet.ru/eng/mais/v22/i2/p238
  • Citing articles in Google Scholar: Russian citations, English citations
    Related articles in Google Scholar: Russian articles, English articles
    Моделирование и анализ информационных систем
     
      Contact us:
     Terms of Use  Registration to the website  Logotypes © Steklov Mathematical Institute RAS, 2024