Modelirovanie i Analiz Informatsionnykh Sistem
RUS  ENG    JOURNALS   PEOPLE   ORGANISATIONS   CONFERENCES   SEMINARS   VIDEO LIBRARY   PACKAGE AMSBIB  
General information
Latest issue
Archive
Impact factor

Search papers
Search references

RSS
Latest issue
Current issues
Archive issues
What is RSS



Model. Anal. Inform. Sist.:
Year:
Volume:
Issue:
Page:
Find






Personal entry:
Login:
Password:
Save password
Enter
Forgotten password?
Register


Modelirovanie i Analiz Informatsionnykh Sistem, 2013, Volume 20, Number 6, Pages 78–94 (Mi mais344)  

This article is cited in 5 scientific papers (total in 5 papers)

Construction and Verification of PLC LD-programs by LTL-specification

E. V. Kuzmin, V. A. Sokolov, D. A. Ryabukhin

P. G. Demidov Yaroslavl State University, Sovetskaya str., 14, Yaroslavl, 150000, Russia
Full-text PDF (249 kB) Citations (5)
References:
Abstract: An approach to construction and verification of PLC LD-programs for discrete problems is proposed. For the specification of the program behavior, we use the linear-time temporal logic LTL. Programming is carried out in the LD-language (Ladder Diagram) according to an LTL-specification. The correctness analysis of an LTL-specification is carried out by the symbolic model checking tool Cadence SMV. A new approach to programming and verification of PLC LD-programs is shown by an example. For a discrete problem, we give a LD-program, its LTL-specification and an SMV-model.
The purpose of the article is to describe an approach to programming PLC, which would provide a possibility of LD-program correctness analysis by the model checking method.
Under the proposed approach, the change of the value of each program variable is described by a pair of LTL-formulas. The first LTL-formula describes situations which increase the value of the corresponding variable, the second LTL-formula specifies conditions leading to a decrease of the variable value. The LTL-formulas (used for specification of the corresponding variable behavior) are constructive in the sense that they construct the PLC-program (LD-program), which satisfies temporal properties expressed by these formulas. Thus, the programming of PLC is reduced to the construction of LTL-specification of the behavior of each program variable. In addition, an SMV-model of a PLC LD-program is constructed according to LTL-specification. Then, the SMV-model is analysed by the symbolic model checking tool Cadence SMV.
Keywords: programmable logic controllers, software engineering, specification and verification of PLC-programs, Ladder Diagram.
Received: 28.10.2013
Document Type: Article
UDC: 517.9
Language: Russian
Citation: E. V. Kuzmin, V. A. Sokolov, D. A. Ryabukhin, “Construction and Verification of PLC LD-programs by LTL-specification”, Model. Anal. Inform. Sist., 20:6 (2013), 78–94
Citation in format AMSBIB
\Bibitem{KuzSokRya13}
\by E.~V.~Kuzmin, V.~A.~Sokolov, D.~A.~Ryabukhin
\paper Construction and Verification of PLC LD-programs by LTL-specification
\jour Model. Anal. Inform. Sist.
\yr 2013
\vol 20
\issue 6
\pages 78--94
\mathnet{http://mi.mathnet.ru/mais344}
Linking options:
  • https://www.mathnet.ru/eng/mais344
  • https://www.mathnet.ru/eng/mais/v20/i6/p78
  • This publication is cited in the following 5 articles:
    Citing articles in Google Scholar: Russian citations, English citations
    Related articles in Google Scholar: Russian articles, English articles
    Моделирование и анализ информационных систем
    Statistics & downloads:
    Abstract page:861
    Full-text PDF :2153
    References:84
     
      Contact us:
     Terms of Use  Registration to the website  Logotypes © Steklov Mathematical Institute RAS, 2024